for all the outputs and draw a neat logic circuit diagram. [5] logic needed to detect the condition when none of the keys has been pressed. Give reduced logic expressions questions then design a low priority encoder with an active low enable pin for this keypad. Include additional on it. Pressing Up. Down, Right or Left generates a 2-bit binary code (X Y) of 00, 01, 10 & 11 respectively. If Up has the least priority and it gradually increases in the same order as keys' names are mentioned in the Q.4 (a) A keypad attached with input terminal of a machine has 4 keys Up (U), Down (D), Right (R) & Left(L)

 $\mathcal{A}$  (b) Using 4xIMUX as a building block, design a logic circuit that accepts four 3-bit inputs  $A = A_2A_1A_0$ , Per following table. Clearly state all your assumptions.  $B = B_2B_1B_0, C = C_2C_1C_0 \& D = D_2D_1D_0 \text{ along with 2 selection inputs $S_1S_0$ such that its 3-bit output $Z_2Z_1Z_0$ is as $S_2Z_1Z_2$ is also such that $Z_2Z_1Z_2$ is also such that $Z_2Z_2$ is also such that $Z_2$ [5]

| $Z_2Z_1Z_0$ | S <sub>1</sub> S <sub>0</sub> |
|-------------|-------------------------------|
| Α           | 00                            |
| В           | 01                            |
| C           | 10                            |
| D           | 11                            |

Q.5 (a) Use K-Map method to find reduced SOP expression for given logic function. [5]

draw a neat logic circuit diagram.

[5]

present & next state table and use excitation table of D-Flip Flop to find logic expressions for  $D_1$  &  $D_0$ . Also  $\mathfrak{QS}(oldsymbol{\mathfrak{h}})$  Design a sequential circuit for the given state transition diagram (See Figure 1) using D-FF. Draw

 $F(a,b,c,d,e) = \Sigma$  (only those minterms, which are not an integral power of 2)

Q.6 (a) Design a MOD-9 asynchronous up counter using T FF as the building block. Also draw clock diagram for first ten clock cycles, clearly indicating the RESET condition. State assumptions for your design. [5]

initially contains 0000. Show states of all FFs at each clock pulse. clock cycle diagram to show that how the data word 1011)2 can be serially stored in this register which Q.6 (b) Draw a properly labeled block diagram of a 4-bit Serial In parallel out Shift register. Also draw a neat [5]

## SECOND YEAR FALL SEMESTER (ELECTRICAL ENGINEERING) EXAMINATION 2016 NED UNIVERSITY OF ENGINEERING & TECHNOLOGY

BATCH 2014-15 & PREVIOUS BATCHES

Time: 3 Hours

Dated: 29-11-2016 Max. Marks: 60

## LOGIC DESIGN & SWITCHING THEORY- CS-205

Instructions: 1. Attempt ALL questions

2. CALCULATORS are not allowed.

3. All parts of a question should be attempted at one place. 5. Make reasonable assumptions where necessary.

Q.1 (a) Briefly answer the given questions.  $\checkmark$  (I) Discuss the role of CLEAR pin on a Flip Flop IC. Why is it considered as an asynchronous direct [5]

input line?

(ii) Why Carry Look Ahead Adder is preferred over a Ripple Carry Adder?

(W) What is meant by a self-complementing code? Use number 4), to verify that XS-3 code is a self-(iii) Give one meaningful difference between Latch and Flip Flop. complementing code

(v) For a data word of 6 bits (A<sub>5</sub>, A<sub>4</sub>, A<sub>3</sub>, A<sub>2</sub>, A<sub>1</sub>, A<sub>0</sub>) give logic expressions for even Parity bit (P<sub>even</sub>) & check bit (Pcheck).

Q.1 (b) Perform the operations as indicated. [5]

(ii)  $\overline{xy} + xyz + x(y + x\overline{y}) = 0$ 

(iii)

0101110) Gray

(?) (?) Gray code

(?)

**Dual Expression** 

(?) Straight Binary Code 10's complement

detector test. The jury is also willing to convict if either All or Hadi (or both) fail the test, but Wali passes it. witness is given a lie-detector test. The jury is willing to convict Jaree, if Ali & Hadi both passes the lie-Q.2 (a) Ali, Hadi & Wali are prosecution witnesses at Jaree's trial. To corroborate their testimony, each If  $A \oplus B = C$  then  $A \oplus B \oplus C$ (?)

Q.2 (b) Use Boolean algebra / De Morgan's identities to show that: 5 expression to find an all- NAND solution of the situation.

Find a canonical POS expression for the terms under which Jaree will NOT be convicted. Use this canonical

[5]

(i)  $a\tilde{c} + a\bar{b}c + abcd + ab\bar{d} = a$ 

 $(\overline{x} + y)(\overline{y} + z) + \overline{x} + z = 1$ 

0,3 (a) Perform the arithmetic as indicated. [5]

(a) 688)<sub>10</sub> + 287)<sub>10</sub>

(Use XS-3 arithmetic principles)

(b) 984)<sub>10</sub> - 36)<sub>10</sub> (Use 10's complement BCD arithmetic principles)

Q.3 (b) Use 4-bit parallel adders as a building block to design an 8-bit 2's complement adder/subtractor logic. Clearly label all the input/output connections & briefly explain its working